Open Access. Powered by Scholars. Published by Universities.®

Engineering Commons

Open Access. Powered by Scholars. Published by Universities.®

Electrical and Computer Engineering

University of Nevada, Las Vegas

Theses/Dissertations

2016

Benes/Clos

Articles 1 - 1 of 1

Full-Text Articles in Engineering

Design And Implementation Of Benes/Clos On-Chip Interconnection Networks, Yikun Jiang Aug 2016

Design And Implementation Of Benes/Clos On-Chip Interconnection Networks, Yikun Jiang

UNLV Theses, Dissertations, Professional Papers, and Capstones

Networks-on-Chip (NoCs) have emerged as the key on-chip communication architecture for multiprocessor systems-on-chip and chip multiprocessors. Single-hop non-blocking networks have the advantage of providing uniform latency and throughput, which is important for cachecoherent NoC systems. Existing work shows that Benes networks have much lower transistor count and smaller circuit area but longer delay than crossbars. To reduce the delay, we propose to design the Clos network built with larger size switches. Using less than half number of stages than the Benes network, the Clos network with 4x4 switches can significantly reduce the delay. This dissertation focuses on designing high performance …