Open Access. Powered by Scholars. Published by Universities.®

Engineering Commons

Open Access. Powered by Scholars. Published by Universities.®

Theses/Dissertations

2008

Dissertations

Electrical and Computer Engineering

Shared memory combined input crosspoint buffered packet switch

Articles 1 - 1 of 1

Full-Text Articles in Engineering

Architecture Design And Performance Analysis Of Practical Buffered-Crossbar Packet Switches, Ziqian Dong Jan 2008

Architecture Design And Performance Analysis Of Practical Buffered-Crossbar Packet Switches, Ziqian Dong

Dissertations

Combined input crosspoint buffered (CICB) packet switches were introduced to relax inputoutput arbitration timing and provide high throughput under admissible traffic. However, the amount of memory required in the crossbar of an N x N switch is N2x k x L, where k is the crosspoint buffer size and needs to be of size RTT in cells, L is the packet size. RTT is the round-trip time which is defined by the distance between line cards and switch fabric. When the switch size is large or RTT is not negligible, the memory amount required makes the implementation …