Open Access. Powered by Scholars. Published by Universities.®

Engineering Commons

Open Access. Powered by Scholars. Published by Universities.®

Florida Institute of Technology

Series

2004

Optimization

Articles 1 - 1 of 1

Full-Text Articles in Engineering

A Half D1 Mpeg-4 Encoder On The Bsp-15 Dsp, Lulin Chen, Zhihai He, Chang Wen Chen, Michael A. Isnardi Jan 2004

A Half D1 Mpeg-4 Encoder On The Bsp-15 Dsp, Lulin Chen, Zhihai He, Chang Wen Chen, Michael A. Isnardi

Electrical Engineering and Computer Science Faculty Publications

In this paper, we present the work on implementation of a half-Dl interlaced MPEG-4 encoder with Equator Technology DSP chip, BSP-15. The BSP-15 DSP consists mainly of a VLIW core, Co-processors, and media I/O interfaces. The encoder utilizes several BSP-15 functional blocks in parallel. In general, the VLIW performs pixel processing that is computationally intensive. The VLx coprocessor completes variable length coding. Further parallelism is obtained by pre-loading data cache and doubling data buffers. Given the DSP processing power and real time requirements, a complexity control scheme is implemented. A frame-level quantization scheme with quality and rate control is employed. …