Open Access. Powered by Scholars. Published by Universities.®
Articles 1 - 1 of 1
Full-Text Articles in Engineering
Null Convention Logic Asynchronous Register Full Path Completion Feedback Loop Using Two Stage Voltage Divider, Christopher P. Taylor
Null Convention Logic Asynchronous Register Full Path Completion Feedback Loop Using Two Stage Voltage Divider, Christopher P. Taylor
Browse all Theses and Dissertations
As fabrication technologies improve logic densities increase. It becomes harder to mitigate clock skew and jitter. Higher clock rates combined with increased numbers of sinks increase mixed-system substrate noise. An increasingly popular approach to address these problems is clockless logic. One technique is Null Convention Logic (NCL). However, traditional NCL feedback loops have large area overhead and require many gate delays. This makes NCL impractical in many applications. In this paper we propose to replace the feedback logic with a two-stage voltage divider. Using our technique we show up to 50% area reduction and require only one unit gate delay.