Open Access. Powered by Scholars. Published by Universities.®
Articles 1 - 1 of 1
Full-Text Articles in Entire DC Network
Speed Error Mitigation For A Dsp-Based Resolver-To-Digital Converter Using Auto-Tuning Filters, Nezar Abou Qamar, Constantine J. Hatziadoniu, Haibo Wang
Speed Error Mitigation For A Dsp-Based Resolver-To-Digital Converter Using Auto-Tuning Filters, Nezar Abou Qamar, Constantine J. Hatziadoniu, Haibo Wang
Articles
Modern resolver-to-digital converters (RDC) are typically implemented using DSP techniques to reduce hardware footprint and enhanced system accuracy. However, in such implementations, both resolver sensor and ADC channel unbalances introduce significant errors particularly in the speed output of the tracking loop. The frequency spectrum of the output error is variable depending on the resolver mechanical velocity. This paper presents the design of an auto-tuning output filter based on the interpolation of pre-computed filters for a DSP-based RDC with a type-II tracking loop. A fourth-order peak and a second-order high pass filter are designed and tested for an experimental RDC. The …